A Systemc Cache Simulator for a Multiprocessor Shared Memory System
Alfred Mutanga
Academic Journal of Interdisciplinary Studies, 2013, vol. 2
Abstract:
In this research we built a SystemC Level-1 data cache system in a distributed shared memory architectural environment, with each processor having its own local cache. Using a set of Fast-Fourier Transform and Random trace files we evaluated the cache performance, based on the number of cache hits/misses, of the caches using snooping and directory-based cache coherence protocols. A series of experiments were carried out, with the results of the experiments showing that the directory-based MOESI cache coherency protocol has a performance edge over the snooping Valid-Invalid cache coherency protocol.
Date: 2013
References: View complete reference list from CitEc
Citations:
Downloads: (external link)
https://www.richtmann.org/journal/index.php/ajis/article/view/1677 (text/html)
https://www.richtmann.org/journal/index.php/ajis/article/view/1677/1681 (application/pdf)
Related works:
This item may be available elsewhere in EconPapers: Search for items with the same title.
Export reference: BibTeX
RIS (EndNote, ProCite, RefMan)
HTML/Text
Persistent link: https://EconPapers.repec.org/RePEc:bjz:ajisjr:286
DOI: 10.5901/ajis.2013.v2n7p85
Access Statistics for this article
More articles in Academic Journal of Interdisciplinary Studies from Richtmann Publishing Ltd
Bibliographic data for series maintained by Richtmann Publishing Ltd ().