An analytical expression for the input impedance of a fractal tree obtained by a microelectronical process and experimental measurements of its non-integral dimension
T. Cisse Haba,
Georges L. Loum and
G. Ablart
Chaos, Solitons & Fractals, 2007, vol. 33, issue 2, 364-373
Abstract:
The great interest centered around the materials of fractal structure in recent years led us to investigate the electrical behavior of metallic samples having “fractal tree” patterns. The analysis of these structures is carried out on a Metal-Insulation-Semiconductor (MIS) type of capacitor with one of its plates presenting a fractal dimension. In this article, an analytical expression of a fractal tree-input impedance at different iteration levels is developed showing that an interesting simplified version can be deduced at low frequencies at which the structural behavior is purely capacitive. This expression suggests an extraction method of the structural non-integral dimension from impedance measurements of the object at different iteration levels. The simulations and the measurements carried out assured us of the validity of the proposed model and highlighted the frequential evolution of the fractal structure-impedance.
Date: 2007
References: View complete reference list from CitEc
Citations:
Downloads: (external link)
http://www.sciencedirect.com/science/article/pii/S0960077906001081
Full text for ScienceDirect subscribers only
Related works:
This item may be available elsewhere in EconPapers: Search for items with the same title.
Export reference: BibTeX
RIS (EndNote, ProCite, RefMan)
HTML/Text
Persistent link: https://EconPapers.repec.org/RePEc:eee:chsofr:v:33:y:2007:i:2:p:364-373
DOI: 10.1016/j.chaos.2006.01.123
Access Statistics for this article
Chaos, Solitons & Fractals is currently edited by Stefano Boccaletti and Stelios Bekiros
More articles in Chaos, Solitons & Fractals from Elsevier
Bibliographic data for series maintained by Thayer, Thomas R. ().